

Prof. Usman Sindhi CSE Department GUNI-ICT



# 2. REGISTER TRANSFER AND MICRO-OPERATIONS

#### **CONTENTS**

Register Transfer language and Register Transfer.

Bus and Memory Transfers.

Arithmetic Micro-operations.

Logic Micro-operations.

Shift Micro-operations.

Arithmetic Logic Shift Unit.

#### REGISTER TRANSFER LANGUAGE

Modules of a digital system are best defined by a set of <u>registers</u> and the <u>operations</u> that are performed on the binary information stored in them.

Micro-operation: Operation executed on data stored in registers.

Result of operations: may replace data in registers, or transfer it to another register.

Examples of Micro-operations: shift, count, clear and load.

#### REGISTER TRANSFER LANGUAGE

Organization of a digital system is best defined by:

- I. The set of registers in the system.
- 2. The operations that are performed on the data stored in the registers.
- 3. The control that supervises the sequence of operations in the system

register transfer operations: Information flow and processing performed on the data stored in the registers.

Register Transfer Language(RTL): The symbolic notation used to describe the microoperation transfers among registers.

#### REGISTER TRANSFER LANGUAGE

Why Register transfer language?

symbolic language

convenient tool for describing the

internal organization of digital computers

Can also be used to facilitate the design

process of digital systems.

#### REGISTER TRANSFER

Registers are designated by capital letters with numbers to denote the function of the register.

☐ MAR: register that holds an address for the memory unit (memory address register).

☐ R1: processor register.

The most common representation for a register:

R1

#### REGISTER TRANSFER

Individual flip-flops in n-bit register are numbered in sequence from 0 to n-1. and is represented as:

7 6 5 4 3 2 1 0

Numbering of bits in 16-bit register can be marked as:

15 0 R2

#### **REGISTER TRANSFER**

16-bit register can be partitioned into two parts:

| 15     | 8 7 | 0      |
|--------|-----|--------|
| PC (H) |     | PC (L) |

Bits 0 to 7 are assigned L(low byte)

Bits 8 to 15 are assigned H(high byte)

The name for the 16-bit register is PC.

PC(L) or PC(0-7) refers to the low byte

PC(H) or PC(8-16) refers to the high byte

Information transfer from one register to another is represented as:

$$R2 \leftarrow R1$$

Means: transfer the content of register R1 into register R2.

Note: R2 content will be replaced by R1 content.

R1 content will not change.

Normally transfer occur only under a control condition:

If 
$$(P = 1)$$
 then  $(R2 \leftarrow R1)$ 

Where p, is a control signal.

Control function:

$$P: R2 \leftarrow R1$$

The previous statement implies the following hardware construction:



Where nindical

R2has load input that is activated by the control input (p)

Clock is not included as a variable in the register transfer statement, why?



Comma separates two or more operations executed at the same time.

 $T:R2 \leftarrow R1, R1 \leftarrow R2$ 

An operation that exchanges the contents of the two registers during one common clock pulse provided T=1.

#### BASIC SYMBOLS FOR REGISTER TRANSFER

| Symbol                         | Description                                                                                  | Examples                                                                 |
|--------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| Letters (and numerals)         | Denotes a register                                                                           | MAR, R2                                                                  |
| Parentheses ( ) Arrow ← Comma, | Denotes a part of a register  Denotes transfer of information  Separates two microoperations | $R2(0-7), R2(L)$ $R2 \leftarrow R1$ $R2 \leftarrow R1, R1 \leftarrow R2$ |

#### **BUS AND MEMORY TRANSFER**

Bus is a path (of a group of wires) over which information is transferred, from any of several sources to any of several destinations.

From a register to bus: BUS  $\leftarrow$  R

 The symbolic statement for a bus transfer may mention the bus or its presence may be implied in the statement. When the bus is includes in the statement, the register transfer is symbolized as follows:

$$BUS \leftarrow C$$
,  $R1 \leftarrow BUS$ 

The content of register C is placed on the bus, and the content of the bus is loaded into register R1 by activating its load control input. If the bus is known to exist in the system, it may be convenient just to show the direct transfer.

$$R1 \leftarrow C$$

From this statement the designer knows which control signals must be activated to produce the transfer through the bus.

# COMMON BUS SYSTEM (USING MULTIPLEXERS)

To reduce number of wires, we construct a Common bus system, one way is using Multiplexers



# COMMON BUS SYSTEM (USING MULTIPLEXERS)

A bus system to multiplex K registers with n bits each, needs:

- n multiplexers.
- ☐ Size of each multiplexer is Kx1

#### **Example:**

The common bus for 4 register of 4 bits each needs 4 (4x1)

multiplexers

□ Will need 2 selection lines:

| $S_1$       | S <sub>0</sub> | Register selected |
|-------------|----------------|-------------------|
| 0<br>0<br>1 | 0<br>1<br>0    | A<br>B<br>C       |
| 1<br>1      | 0              | C<br>D            |



# COMMON BUS SYSTEM (USING THREE-STATE BUFFER)

What is three-state buffer?

Or (tri-state buffer) is logic circuit element that has three states: 0, 1 and high impedance (means the output is disconnected).

Has two inputs: a data input A and a control input C.

- When C=1, the output is the input.
- □ when C=0, the output disabled, gate goes to high impedance.



# COMMON BUS SYSTEM (USING THREE-STATE BUFFER)

To construct common bus for K registers of n bits, we need:

- One Decoder (size depending on the number of registers).
- □n circuits with K buffers.



# COMMON BUS SYSTEM (USING THREE-STATE BUFFER)

#### **Example:**

Draw the diagram of a bus system using tri-state buffers for 4 registers of 2 bits each.

#### **Solution:**

We will need:

One (2x4) decoder

2 circuits (bus lines) with 4 buffers.



## PRACTICE

Draw the diagram of a bus system using tri-state buffers for 3 registers of 4 bits each

### SIMPLE RAM DESIGN



## MEMORY TRANSFER

Read operation: The transfer of information from a memory word to the outside environment.

Write operation: The transfer of new information to be stored into the memory. A memory word will be symbolized by the letter M.

□ It is necessary to specify the <u>address</u> of M when writing memory transfer operations, example M [address]

Read: DR← M [AR] means:

 $\square$  data from the memory unit M which has the address AR, will be transferred to the data register DR.

## MEMORY TRANSFER

Write: M [AR] ← R1 means:

transfers the content of the register R1 to a memory word M selected by the address AR.

# ARITHMETIC MICRO OPERATIONS

Elementary operations performed with the data stored in registers.

#### Classified into four categories:

- 1. Register transfer micro-operations transfer binary information from one register to another.
- Arithmetic micro-operations perform arithmetic operation on numeric data stored in registers.
- Logic micro-operations perform bit manipulation operations on non-numeric data stored in registers.
- 4. Shift micro-operations perform shift operations on data stored in registers.

### ARITHMETIC MICRO OPERATIONS

#### Basic arithmetic micro-operations:

- Addition
- Subtraction
- ☐ Increment
- Decrement
- Shift

- specifies an **add** micro-operation
- ☐ It states that the contents of register R1 are added to the contents of register R2 and the sum transferred to register R3.

## ARITHMETIC MICRO OPERATIONS

$$R3 \leftarrow R1 + \overline{R2} + 1$$

#### ☐ Subtraction:

R22 is the symbol for the 1's complement of R2. Adding 1 to the 1's complement produces the 2's complement. Adding the contents of R1 to the 2's complement of R2 is equivalent to R1 – R2.

## BASIC SET OF MICRO-OPERATIONS

| Symbolic designation                   | Description                                    |
|----------------------------------------|------------------------------------------------|
| $R3 \leftarrow R1 + R2$                | Contents of R1 plus R2 transferred to R3       |
| R3 ← R1− R2                            | Contents of R1 minus R2 transferred to R3      |
| $R2 \leftarrow \overline{R2}$          | Complement the contents of R2 (1's complement  |
| $R2 \leftarrow \overline{R2} + 1$      | 2's complement the contents of R2 (negate)     |
| $R3 \leftarrow R1 + \overline{R2} + 1$ | R1 plus the 2's complement of R2 (subtraction) |
| $R1 \leftarrow R1 + 1$                 | Increment the contents of R1 by one            |
| R1 ← R1 – 1                            | Decrement the contents of R1 by one            |

### **BINARY ADDER**



# BINARY ADDER-SUBTRACTOR



### BINARY INCREMENTER

The increment micro-operation adds one to a number in a register



## **ARITHMETIC CIRCUIT**

The arithmetic micro-operations can be implemented in one composite arithmetic circuit.

The diagram of a 4-bit arithmetic circuit contains:

- ■4 full-adder circuits.
- □ 4 multiplexers for choosing different operations.
- $\square$ 2 (4-bit) inputs A and B.
- □ One (4-bit) output D.

The output of the binary adder is calculated from the following arithmetic sum:

$$D = A + Y + C_{in}$$

### ARITHMETIC CIRCUIT FUNCTION TABLE

| Select |       | Input    | Output         |                            |                      |
|--------|-------|----------|----------------|----------------------------|----------------------|
| $S_1$  | $S_0$ | $C_{in}$ | Y              | $D = A + Y + C_{in}$       | Microoperation       |
| 0      | 0     | 0        | В              | D = A + B                  | Add                  |
| 0      | 0     | 1        | В              | D = A + B + 1              | Add with carry       |
| 0      | 1     | 0        | $\overline{R}$ | $D = A + \overline{B}$     | Subtract with borrow |
| 0      | 1     | 1        | $\overline{R}$ | $D = A + \overline{B} + 1$ | Subtract             |
| 1      | 0     | 0        | 0              | D = A                      | Transfer A           |
| 1      | 0     | 1        | 0              | D = A + 1                  | Increment A          |
| 1      | 1     | 0        | 1              | D = A - 1                  | Decrement A          |
| 1      | 1     | 1        | 1              | D = A                      | Transfer A           |



Logic micro operations specify binary operations for strings of bits stored in registers.

Each bit of the register is considered separately.

#### **Example:**

```
P:R1 \leftarrow R1 \oplus R2
```

- $\square$  Means exclusive-OR microoperation with the contents of two registers R1 and R2, when p=1.
- $\Box$  if content of R1=1010, the content of R2=1100, then:

```
1010 Content of R1
```

1100 Content of R2

 $\overline{0110}$  Content of R1 after P = 1

#### Symbols:

Special symbols will be adopted for the logic micro-operations OR, AND, and complement, to distinguish them from the corresponding symbols used to express Boolean functions.

| Operation | Boolean Function/<br>variables/control | Register | Micro-operation |
|-----------|----------------------------------------|----------|-----------------|
| OR        | +                                      |          | V               |
| Add       |                                        | +        |                 |
| AND       |                                        |          | ٨               |

#### **Example:**

```
P+ Q: R1 \leftarrow R2+ R3, R4\leftarrow R5\veeR6
```

- ☐ The+ between Pand Q: OR operation (two binary variables)
- ☐ The+ between R2 and R3: Add micro-operation.
- □ the symbol ∨: OR micro-operation (between register R5 and R6).

The table shows Sixteen Logic Micro operations.

the Boolean functions listed in the first column represent a relationship between two binary variables x and y.

The logic micro-operations listed in the second column represent a relationship between the binary content of two registers A and B.

(Each bit of the register is treated as a binary variable)

| Boolean function              | Microoperation                                                           | Name                |
|-------------------------------|--------------------------------------------------------------------------|---------------------|
| $F_0 = 0$                     | <i>F</i> ←0                                                              | Clear               |
| $F_1 = xy$                    | $F \leftarrow A \land B$                                                 | AND                 |
| $F_2 = xy'$                   | $F \leftarrow A \wedge \overline{B}$                                     |                     |
| $F_3=x$                       | $F \leftarrow \underline{A}$                                             | Transfer A          |
| $F_4 = x'y$                   | $F \leftarrow \overline{A} \wedge B$                                     |                     |
| $F_5 = y$                     | $F \leftarrow B$                                                         | Transfer B          |
| $F_6 = x \oplus y$            | $F \leftarrow A \oplus B$                                                | Exclusive-OR        |
| $F_7 = x + y$                 | $F \leftarrow A \lor B$                                                  | OR                  |
| $F_8 = (x + y)'$              | $F \leftarrow \overline{A \vee B}$                                       | NOR                 |
| $F_9 = (x \oplus y)'$         | $F \leftarrow \overline{A} \oplus \overline{B}$                          | Exclusive-NOR       |
| $F_{10} = y'$                 | $F \leftarrow \overline{B}$                                              | Complement B        |
| $F_{11} = x + y'$             | $F \leftarrow A \lor B$                                                  |                     |
| $F_{12} = x'$                 | $F \leftarrow \overline{A}$                                              | Complement A        |
| $F_{13} = x' + y$ $F = (xy)'$ | $F \leftarrow \overline{A} \vee B \\ F \leftarrow \overline{A \wedge B}$ | NI A NITO           |
| $F_{14} = (xy)'$ $F_{15} = 1$ | $F \leftarrow A / \backslash B$ $F \leftarrow \text{all 1's}$            | NAND Set to all 1's |
| 1 15 - 1                      | I — all 13                                                               |                     |

## HARDWARE IMPLEMENTATION

#### Function table

| $S_1$ | $S_0$ | Output             | Operation  |
|-------|-------|--------------------|------------|
| 0     | 0     | $E = A \wedge B$   | AND        |
| 0     | 1     | $E = A \vee B$     | OR         |
| 1     | 0     | $E = A \oplus B$   | XOR        |
| 1     | 1     | $E = \overline{A}$ | Complement |



## SHIFT MICRO-OPERATIONS

Shift micro-operations are used for serial transfer of data.

The contents of a register can be shifted to the left or the right.

There are three type of shifts:

- □ 1. Logical Shift
- ■2. Circular Shift
- □3. Arithmetic Shift

## LOGICAL SHIFT

A logical shift is one that transfers 0 through the serial input.

#### Symbols:

- R1← shl R1 (means: R1 shifts left)
- $\square$  R2  $\leftarrow$  shr R2 (means: R1 shifts right)

#### **Example:**

Use a Logical Left Shift Operation on the bit pattern 10011000.



## CIRCULAR SHIFT

The circular shift circulates the bits of the register around the two ends without loss of information.

This is accomplished by connecting serial output of the shift register to its serial input.

#### Symbols:

- $\square$ R1  $\leftarrow$ cil R1 (means: circular shift left)
- $\square$  R2  $\leftarrow$  cir R2 (means: circular shift right)



## CIRCULAR SHIFT

#### **Example:**

Use a Circular Left Shift Operation on the bit pattern 10011000.



An arithmetic shift is a micro-operation that shifts a signed binary number to the left or right.

Arithmetic **right** shift **divides** the number by two.

Arithmetic left shift multiplies a signed binary number by two.

Arithmetic shifts <u>must leave the sign bit</u> unchanged because the sign of the number remains the same when it is multiplied or divided by two.



#### Example 1:

Use an Arithmetic right shift operation on the bit pattern 10011001.

(The pattern is an integer in two's complement format)



The leftmost bit is retained and also copied to its right neighbor bit.

The original number was -103 and the new number is -52, which is the result of dividing -103 by 2 truncated to the smaller integer.

#### Example 2:

Use an **Arithmetic left shift operation** on the bit pattern 11011001.

(The pattern is an integer in two's complement format)



The leftmost bit is lost and a 0 is inserted as the rightmost bit.

The original number was -39 and the new number is -78. The original number is multiplied by two. The operation is valid because no underflow occurred.

#### Example 3:

Use an **Arithmetic left shift operation** on the bit pattern **01111111**. The pattern is an integer in two



The leftmost bit is lost and a 0 is inserted as the rightmost bit.

The original number was 127 and the new number is 0. Here the result is not valid because an overflow has occurred. The expected answer 127x2 = 254, so it cannot be represented by an 8-bit sign pattern.

# HARDWARE IMPLEMENTATION 4-BIT COMBINATIONAL CIRCUIT SHIFTER

#### **FUNCTIONAL TABLE**

| SELECT | OUTPUT |    |    |    |
|--------|--------|----|----|----|
| S      | но     | Н1 | H2 | НЗ |
| 0      | IR     | A0 | A1 | A2 |
| 1      | A1     | A2 | А3 | IL |



## ARITHMETIC LOGIC SHIFT UNIT

Function Table for Arithmetic Logic Shift Unit

| Operation select                          |                                                |                                                               |                                                          |                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                         |
|-------------------------------------------|------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| S <sub>3</sub>                            | S2                                             | Sı                                                            | So                                                       | $C_{in}$                                  | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Function                                                                                                                                                                |
| 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>1<br>1<br>1<br>× | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>0<br>1<br>0<br>1<br>× | 0<br>1<br>0<br>1<br>0<br>1<br>×<br>×<br>× | $F = A$ $F = A + B$ $F = A + B + 1$ $F = A + \overline{B}$ $F = A + \overline{B} + 1$ $F = A - 1$ $F = A$ $F = A \land B$ $F = A \land B$ $F = A \Leftrightarrow B$ $F \Rightarrow B$ $F \Rightarrow A \Leftrightarrow B$ $F \Rightarrow B$ | Transfer A Increment A Addition Add with carry Subtract with borrow Subtraction Decrement A Transfer A AND OR XOR Complement A Shift right A into F Shift left A into F |



Most things in life that are worth a big pay off are worth the wait and the investment of hard work. We know you are willing to sacrifice and be patient.

Good Luck